A reversible version of 4 × 4 bit array multiplier with minimum gates and garbage outputs

Himanshu Thapliyal, M. B. Srinivas, Hamid R. Arabnia

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

23 Scopus citations

Abstract

This paper presents the novel design and synthesis of 4×4 bit reversible logic based array multiplier. The proposed reversible circuit has the ability to multiply two 4-bits binary numbers which can be generalized for NXN bit. It is also shown that the proposed design technique generates the reversible binary array multiplier with minimum number of gates as well as the minimum number of garbage outputs.

Original languageEnglish
Title of host publicationProceedings of the 2005 International Conference on Embedded Systems and Applications, ESA'05
Pages106-113
Number of pages8
StatePublished - 2005
Event2005 International Conference on Embedded Systems and Applications, ESA'05 - Las Vegas, NV, United States
Duration: Jun 27 2005Jun 30 2005

Publication series

NameProceedings of the 2005 International Conference on Embedded Systems and Applications, ESA'05

Conference

Conference2005 International Conference on Embedded Systems and Applications, ESA'05
Country/TerritoryUnited States
CityLas Vegas, NV
Period6/27/056/30/05

Keywords

  • Reversible logic
  • Reversible multiplier

ASJC Scopus subject areas

  • Artificial Intelligence
  • Hardware and Architecture
  • Control and Systems Engineering

Fingerprint

Dive into the research topics of 'A reversible version of 4 × 4 bit array multiplier with minimum gates and garbage outputs'. Together they form a unique fingerprint.

Cite this