@inproceedings{1792205d94474f65b2fab48d3f00a513,
title = "Efficient folded VLSI architectures for linear prediction error filters",
abstract = "In this paper we propose two efficient low-area, low-power folded VLSI architectures for linear prediction error filter. One of them is based on the split-Levinson-Durbin and requires half computational complexity of an architecture based on the Levinson-Durbin algorithm. The other one is based on the Schur algorithm. Using folding method, the number of multipliers and adders is minimized. In addition, by modifications in data scheduling, the number of required multiplexers are also decreased. Comparison with previous architectures demonstrates the efficiency of the proposed architectures with respect to hardware and computational complexity.",
keywords = "Folding transformation, Levinson-durbin, Low-power, Schur, Split-levinson, VLSI",
author = "Salehi, {Sayed Ahmad} and Rasoul Amirfattahi and Parhi, {Keshab K.}",
year = "2012",
doi = "10.1145/2206781.2206867",
language = "English",
isbn = "9781450312448",
series = "Proceedings of the ACM Great Lakes Symposium on VLSI, GLSVLSI",
pages = "357--362",
booktitle = "GLSVLSI'12 - Proceedings of the Great Lakes Symposium on VLSI 2012",
note = "22nd Great Lakes Symposium on VLSI, GLSVLSI'2012 ; Conference date: 03-05-2012 Through 04-05-2012",
}