Heuristic Based Majority/Minority Logic Synthesis for Emerging Technologies

Vipul Kumar Mishra, Himanshu Thapliyal

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

9 Scopus citations

Abstract

Due to the physical limitation of CMOS technology researchers are actively exploring other alternatives such as Quantum dot cellular automata (QCA), Nano magnetic logic (NML), Single electron tunneling (SET) and Tunneling phase logic (TPL). These emerging technologies utilize majority gate as a base component for synthesis of logic network. This paper presents a novel heuristic based majority logic synthesis (HMLS) which reduces the time complexity of the synthesis process, and also overcomes the scalability problem faced by currently available synthesis algorithms based on k-map technique. In addition, an updated library is proposed for majority logic synthesis based on 3-input and 5-input majority gates for further optimization of synthesis process. Experiments on microelectronics center of North Carolina (MCNC) benchmarks indicate that, the proposed approach has achieved an average reduction of 33% in majority level and an average reduction of 38% in gate count. Furthermore, while performing experiment for QCA as test case, the proposed approach has achieved an average reduction of 33% in circuit delay and an average reduction of 4% in circuit area.

Original languageEnglish
Title of host publicationProceedings - 2017 30th International Conference on VLSI Design and 2017 16th International Conference on Embedded Systems, VLSID 2017
Pages295-300
Number of pages6
ISBN (Electronic)9781509057405
DOIs
StatePublished - Mar 21 2017
Event30th International Conference on VLSI Design and 2017 16th International Conference on Embedded Systems, VLSID 2017 - Hyderabad, India
Duration: Jan 7 2017Jan 11 2017

Publication series

NameProceedings - 2017 30th International Conference on VLSI Design and 2017 16th International Conference on Embedded Systems, VLSID 2017

Conference

Conference30th International Conference on VLSI Design and 2017 16th International Conference on Embedded Systems, VLSID 2017
Country/TerritoryIndia
CityHyderabad
Period1/7/171/11/17

Bibliographical note

Publisher Copyright:
© 2016 IEEE.

Keywords

  • Emerging technology
  • Heuristic
  • Majority logic synthesis
  • Tabular

ASJC Scopus subject areas

  • Electrical and Electronic Engineering
  • Hardware and Architecture

Fingerprint

Dive into the research topics of 'Heuristic Based Majority/Minority Logic Synthesis for Emerging Technologies'. Together they form a unique fingerprint.

Cite this