TSV defects and TSV-induced circuit failures: The third dimension in test and design-for-test

Krishnendu Chakrabarty, Sergej Deutsch, Himanshu Thapliyal, Fangming Ye

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

53 Scopus citations

Abstract

3D integrated circuits (3D ICs) based on through-silicon vias (TSVs) have emerged as a promising solution for overcoming interconnect and power bottlenecks in IC design. However, testing of 3D ICs remains a significant challenge, and breakthroughs in test technology are needed to make 3D integration commercially viable. This paper first presents an overview of TSV-related defects and the impact of TSVs in the form of new defects in devices and interconnects. The paper next describes recent advances in testing, diagnosis, and design-for-testability for 3D ICs and techniques for defect tolerance using redundancy and repair. Topics covered include various types of TSV defects, stress-induced mobility and threshold-voltage variation in devices, stress-induced electromigration in inter-connects, pre-bond and test-bond testing (including TSV probing), and optimization techniques for defect tolerance.

Original languageEnglish
Title of host publication2012 IEEE International Reliability Physics Symposium, IRPS 2012
Pages5F.1.1-5F.1.12
DOIs
StatePublished - 2012
Event2012 IEEE International Reliability Physics Symposium, IRPS 2012 - Anaheim, CA, United States
Duration: Apr 15 2012Apr 19 2012

Publication series

NameIEEE International Reliability Physics Symposium Proceedings
ISSN (Print)1541-7026

Conference

Conference2012 IEEE International Reliability Physics Symposium, IRPS 2012
Country/TerritoryUnited States
CityAnaheim, CA
Period4/15/124/19/12

ASJC Scopus subject areas

  • Engineering (all)

Fingerprint

Dive into the research topics of 'TSV defects and TSV-induced circuit failures: The third dimension in test and design-for-test'. Together they form a unique fingerprint.

Cite this