Ir directamente a la navegación principal Ir directamente a la búsqueda Ir directamente al contenido principal

RSA encryption/decryption in wireless networks using an efficient high speed multiplier

  • Himanshu Thapliyal
  • , R. V. Kamala
  • , M. B. Srinivas

Producción científica: Paperrevisión exhaustiva

10 Citas (Scopus)

Resumen

This paper proposes a faster RSA encryption/decryption circuit utilizing high speed multiplier architecture. The proposed two's complement N XN bit multiplier architecture is based on two concepts: the partial products can be generated in parallel with a delay of d and thereafter the addition can be reduced to log2N steps. The most significant aspect of the proposed RSA hardware is that any future proposed efficient adder can be implemented in the proposed multiplier, without changing the original hardware architecture thereby improving its efficiency to a great extent. The coding of the RSA is done in Verilog HDL and the FPGA synthesis is done using Xilinx libraries. The result shows that RSA hardware implemented using proposed architecture is faster than RSA hardware implemented using traditional multiplication algorithm.

Idioma originalEnglish
Páginas417-419
Número de páginas3
EstadoPublished - 2005
Evento7th IEEE International Conference on Personal Wireless Communications, ICPWC 2005 - New Delhi, India
Duración: ene 23 2005ene 25 2005

Conference

Conference7th IEEE International Conference on Personal Wireless Communications, ICPWC 2005
País/TerritorioIndia
CiudadNew Delhi
Período1/23/051/25/05

ASJC Scopus subject areas

  • Electrical and Electronic Engineering

Huella

Profundice en los temas de investigación de 'RSA encryption/decryption in wireless networks using an efficient high speed multiplier'. En conjunto forman una huella única.

Citar esto